Soc Dft Engineer, Google Cloud

Year    Bangalore, Karnataka, India

Job Description


Minimum qualifications: 3 years of experience in DFT using electronic design automation (EDA) test tools. Experience working with ATE engineers (e.g., silicon bring-up, patterns generation, debug, validation on automatic test equipment, and debug of silicon issues, etc.). Experience with ASIC DFT synthesis, simulation, and verification flow. Experience in DFT specification definition architecture and insertion. Preferred qualifications: Master\'s degree in Electrical Engineering. Experience in IP integration (e.g., memories, test controllers, Test Access Point (TAP), and Memory Built-In Self Test (MBIST)). Experience in SoC cycles, silicon bring-up, and silicon debug activities. Experience in fault modeling. About the job Our computational challenges are so big, complex and unique we can\'t just purchase off-the-shelf hardware, we\'ve got to make it ourselves. Your team designs and builds the hardware, software and networking technologies that power all of Google\'s services. As a Hardware Engineer, you design and build the systems that are the heart of the world\'s largest and most powerful computing infrastructure. You develop from the lowest levels of circuit design to large system design and see those systems all the way through to high volume manufacturing. Your work has the potential to shape the machinery that goes into our cutting-edge data centers affecting millions of Google users. As a System on a Chip (SoC) Design for Test (DFT) Engineer, you will be responsible for defining, implementing, and deploying advanced DFT methodologies for digital or mixed-signal chips or IPs. You will define silicon test strategies, DFT architecture, and create DFT specifications for next generation SoCs. You will design, insert, and verify the DFT logic.You will prepare for post silicon and co-work/debug with test engineers. You will be responsible for reducing test cost, increasing production quality, and enhancing yield. Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google\'s product portfolio possible. We\'re proud to be our engineers\' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible. Responsibilities Own DFT logic, Pre-silicon verification, and work with test engineers post silicon. Develop DFT strategy and architecture. Complete all Test Design Rule Checks (TDRC) and design changes to fix TDRC violations to achieve test quality. Insert DFT logic, boundary scan, scan chains, DFT Compression, Logic Built-In Self Test (BIST), TAP controller, Clock Control block, and other DFT IP blocks. Insert and hook up Memory Built-In Self Test (MBIST)logic including test collar around memories, MBIST controllers, eFuse logic, and connect to core and TAP interfaces. Document DFT architecture and test sequences, including boot-up sequence associated with test pins.

foundit

Beware of fraud agents! do not pay money to get a job

MNCJobsIndia.com will not be responsible for any payment made to a third-party. All Terms of Use are applicable.


Related Jobs

Job Detail

  • Job Id
    JD3165497
  • Industry
    Not mentioned
  • Total Positions
    1
  • Job Type:
    Full Time
  • Salary:
    Not mentioned
  • Employment Status
    Permanent
  • Job Location
    Bangalore, Karnataka, India
  • Education
    Not mentioned
  • Experience
    Year