Tech Lead, Design Verification

Year    Pune, Maharashtra, India

Job Description


Lattice Overview

There is energy here\xe2\x80\xa6energy you can feel crackling at any of our international locations. It\xe2\x80\x99s an energy generated by enthusiasm for our work, for our teams, for our results, and for our customers. Lattice is a worldwide community of engineers, designers, and manufacturing operations specialists in partnership with world-class sales, marketing, and support teams, who are developing programmable logic solutions that are changing the industry. Our focus is on R&D, product innovation, and customer service, and to that focus, we bring total commitment and a keenly sharp competitive personality.

Energy feeds on energy. If you flourish in a fast paced, results-oriented environment, if you want to achieve individual success within a \xe2\x80\x9cteam first\xe2\x80\x9d organization, and if you believe you can contribute and succeed in a demanding yet collegial atmosphere, then Lattice may well be just what you\xe2\x80\x99re looking for.

Responsibilities & Skills

Responsibilities:

Inviting candidates with a passion for invention and self-challenge. This position gives you an opportunity to be a part of one of the most cutting edge and key projects that Lattice\xe2\x80\x99s Silicon Engineering team has embarked upon to date. As part of our team, you will have the opportunity to take the lead on and contribute to verifying complex FPGAs. This team will allow you to integrate multiple sophisticated IP level Design and Verification (DV) environments, craft highly reusable best-in-class UVM TB, implement effective coverage driven and directed test cases, deploy new tools and implement methodologies to improve quality of tape-out readiness. By collaborating with other product development teams across Lattice, you can push the industry boundaries of what FPGA systems can do and improve the product experience for our customers across the world! You will be able to learn all aspects of a FPGA, different types of SOC architecture, many highspeed layered protocols, industry\xe2\x80\x99s standard methodologies on low power architecture, best in class DV methodology, verification on accelerated platforms, knowledge on Serial protocols, FW-HW interactions, complexities of FPGA and SOC debug architecture, etc. You\'ll be at the center of the design verification effort within our silicon design SOC verification team responsible for crafting and productizing state-of-the-art FPGAs. This position requires someone comfortable will all areas of FPGA design verification engineering. Someone that thrives in a dynamic multi-functional organization and is not afraid to take on challenges and solve complex problems using state of the art methodologies.

Required Skills:

  • BS/MS Electrical Engineering, Computer Science, Computer Systems Engineering, or equivalent degree.
  • At least 12+ years DV experience out of which 5+ years as Tech lead of a DV team to verify complex FPGA/ASIC.
  • Proven track record of working full ASIC verification from concept to tape-out to silicon bring-up.
  • Advanced knowledge of System Verilog and UVM methodology.
  • Experience in using programming languages such as C/C++, Perl/Python/Tcl for automatic the DV tasks.
  • Hands-on verification experience Bus Fabric, AHB, AXI, based bus architecture in UVM environment.
  • Hands-on verification experience in verifying the firmware used for many SOC functions.
  • In-depth knowledge and experience working with low power design, UPF integration, boot-up, power-cycling, HW/FW interaction verification.
  • Ability to create IP level module and sub-system verification plan, TB, portable test benches, sequences, test infrastructure.
  • Architect UVM based highly reusable test benches and integrate complex multi-instance VIPs, sub-system test benches and test suites to SOC level, achieve targeted coverage, work with design, architecture, SW, FW, and external IP delivery teams to efficiently integrate and verify overall FPGA design.
  • Should be a great team leader with excellent communication and problem-solving skills and the desire to seek diverse challenges.
Lattice recognizes that employees are its greatest asset and the driving force behind success in a highly competitive, global industry. Lattice continually strives to provide a comprehensive compensation and benefits program to attract, retain, motivate, reward and celebrate the highest caliber employees in the industry.

Lattice is an international, service-driven developer of innovative low cost, low power programmable design solutions. Our global workforce, some 1000+ strong, shares a total commitment to customer success and an unbending will to win. For more information about how our FPGA, CPLD and programmable power management devices help our customers unlock their innovation, visit www.latticesemi.com. You can also follow us via Twitter, Facebook, or RSS. At Lattice, we value the diversity of individuals, ideas, perspectives, insights and values, and what they bring to the workplace. Applications are welcome from all qualified candidates.

Lattice Semiconductor

Beware of fraud agents! do not pay money to get a job

MNCJobsIndia.com will not be responsible for any payment made to a third-party. All Terms of Use are applicable.


Related Jobs

Job Detail

  • Job Id
    JD3254882
  • Industry
    Not mentioned
  • Total Positions
    1
  • Job Type:
    Full Time
  • Salary:
    Not mentioned
  • Employment Status
    Permanent
  • Job Location
    Pune, Maharashtra, India
  • Education
    Not mentioned
  • Experience
    Year