At Quest Global, it's not just what we do but how and why we do it that makes us different. With over 25 years as an engineering services provider, we believe in the power of doing things differently to make the impossible possible. Our people are driven by the desire to make the world a better place--to make a positive difference that contributes to a brighter future. We bring together technologies and industries, alongside the contributions of diverse individuals who are empowered by an intentional workplace culture, to solve problems better and faster.
Key Responsibilities
Define and review DFT specifications: test strategy, coverage goals, scan architecture, compression, boundary scan (JTAG/1500/iJTAG), MBIST/repair, and SSN methodology.
Architect and implement hierarchical DFT methodology (block to top-level), enabling scalable ATPG and pattern delivery.
Define and drive automation strategies for DFT flow enabling hierarchical DFT methodologies using Python/TCL maintain and enhance internal DFT methodology.
Interface with RTL, STA, PD, verification, and ATE/validation teams for seamless DFT integration and pattern rollout.
Ensure signoff of DFT timing constraints (SDC), IO and clock constraints, and support STA/debug teams in DFT mode timing closure.
We are known for our extraordinary people who make the impossible possible every day. Questians are driven by hunger, humility, and aspiration. We believe that our company culture is the key to our ability to make a true difference in every industry we reach. Our teams regularly invest time and dedicated effort into internal culture work, ensuring that all voices are heard.
We wholeheartedly believe in the diversity of thought that comes with fostering a culture rooted in respect, where everyone belongs, is valued, and feels inspired to share their ideas. We know embracing our unique differences makes us better, and that solving the worlds hardest engineering problems requires diverse ideas, perspectives, and backgrounds. We shine the brightest when we tap into the many dimensions that thrive across over 21,000 difference-makers in our workplace.
VCS/VSIM-based DFT RTL and GLS simulations (0-delay and SDF), fault simulation and coverage analysis.
STA:
DFT SDCs for scan shift, capture, at-speed, MBIST; understanding of timing exceptions and implications of DFT timing paths.
Strong scripting expertise in
Python, TCL, Perl
for flow and regression automation.
Preferred:
Experience in developing or supporting DFT flow scripts and regression automation.
Exposure to hierarchical DFT pattern generation and reuse at SoC level.
* Knowledge of low power DFT challenges and power-aware ATPG.
Beware of fraud agents! do not pay money to get a job
MNCJobsIndia.com will not be responsible for any payment made to a third-party. All Terms of Use are applicable.